

# 2.5 V or 3.3 V, 200-MHz, 1:12 Clock Distribution Buffer

#### **Features**

- 2.5 V or 3.3 V operation
- 200-MHz clock support
- LVPECL or LVCMOS/LVTTL clock input
- LVCMOS-/LVTTL-compatible inputs
- 12 clock outputs: drive up to 24 clock lines
- Synchronous Output Enable
- Output three-state control
- 150 ps typical output-to-output skew
- Pin compatible with MPC948, MPC948L, MPC9448
- Available in Commercial and Industrial temp. range
- 32-pin TQFP package

### **Description**

The CY29948 is a low-voltage 200-MHz clock distribution buffer with the capability to select either a differential LVPECL or a LVCMOS/LVTTL compatible input clock. The two clock sources can be used to provide for a test clock as well as the primary system clock. All other control inputs are LVCMOS/LVTTL compatible. The 12 outputs are LVCMOS or LVTTL compatible and can drive 50  $\Omega$  series or parallel terminated transmission lines. For series terminated transmission lines, each output can drive one or two traces giving the device an effective fanout of 1:24. The outputs can also be three-stated via the three-state input TS#. Low output-to-output skews make the CY29948 an ideal clock distribution buffer for nested clock trees in the most demanding of synchronous systems.

The CY29948 also provides a synchronous output enable input for enabling or disabling the output clocks. Since this input is internally synchronized to the input clock, potential output glitching or runt pulse generation is eliminated.

#### **Block Diagram**





### Contents

| Pin Configuration              | 3 |
|--------------------------------|---|
| Pin Description                |   |
| Output Enable/Disable          |   |
| Maximum Ratings                | 5 |
| DC Parameters                  | 5 |
| AC Parameters                  | 6 |
| Ordering Information           | 9 |
| Ordering Code Definitions      | 9 |
| Package Drawing and Dimensions |   |
| Acronyms                       |   |

| Document Conventions                    | 11         |
|-----------------------------------------|------------|
| Units of Measure                        | <b>1</b> 1 |
| Document Revision History               | 12         |
| Sales, Solutions, and Legal Information | 13         |
| Worldwide Sales and Design Support      | 13         |
| Products                                | 13         |
| PSoC® Solutions                         | 13         |
| Cypress Developer Community             | 13         |
| Technical Support                       | 13         |
|                                         |            |



# **Pin Configuration**

Figure 1. 32-pin TQFP pinout



# **Pin Description**

| •                                                   |           |      |                    |                                                                                                                                           |
|-----------------------------------------------------|-----------|------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| Pin                                                 | Name      | PWR  | I/O <sup>[1]</sup> | Description                                                                                                                               |
| 3                                                   | PECL_CLK  | -    | I, PU              | PECL Input Clock                                                                                                                          |
| 4                                                   | PECL_CLK# | -    | I, PD              | PECL Input Clock                                                                                                                          |
| 2                                                   | TCLK      | -    | I, PU              | External Reference/Test Clock Input                                                                                                       |
| 9, 11, 13, 15,<br>17, 19, 21, 23,<br>25, 27, 29, 31 | Q(11:0)   | VDDC | 0                  | Clock Outputs                                                                                                                             |
| 1                                                   | TCLK_SEL  | _    | I, PU              | Clock Select Input. When LOW, PECL clock is selected. When HIGH TCLK is selected.                                                         |
| 5                                                   | SYNC_OE   | _    | I, PU              | Output Enable Input. When asserted HIGH, the outputs are enabled. When set LOW the outputs are disabled in a LOW state.                   |
| 6                                                   | TS#       | _    | I, PU              | <b>Three-state Control Input</b> . When asserted LOW, the output buffers are three-stated. When set HIGH, the output buffers are enabled. |
| 10, 14, 18, 22,<br>26, 30                           | VDDC      | -    | _                  | 2.5 V or 3.3 V Power Supply for Output Clock Buffers                                                                                      |
| 7                                                   | VDD       | -    | _                  | 2.5 V or 3.3 V Power Supply                                                                                                               |
| 8, 12, 16, 20,<br>24, 28, 32                        | VSS       | _    | _                  | Common Ground                                                                                                                             |



# **Output Enable/Disable**

The CY29948 features a control input to enable or disable the outputs. This data is latched on the falling edge of the input clock. When SYNC\_OE is asserted LOW, the outputs are disabled in a LOW state. When SYNC\_OE is set HIGH, the outputs are enabled as shown in Figure 2.

Figure 2. SYNC\_OE Timing Diagram



Note
1. PD = Internal pull-down, PU = Internal pull-up.



### **Maximum Ratings**

Exceeding maximum ratings <sup>[2]</sup> may shorten the useful life of the device. User guidelines are not tested.

| Maximum Input Voltage Relative to $V_{SS}$ $V_{SS}$ – $0.3\ V$ |
|----------------------------------------------------------------|
| Maximum Input Voltage Relative to $V_{DD}$ $V_{DD}$ + 0.3 $V$  |
| Storage Temperature—65 °C to + 150 °C                          |
| Operating Temperature—40 °C to +85 °C                          |
| Maximum ESD protection                                         |

| Maximum Power Supply  | 5.5 V  |
|-----------------------|--------|
| Maximum Input Current | ±20 mA |

This device contains circuitry to protect the inputs against damage due to high static voltages or electric field; however, precautions should be taken to avoid application of any voltage higher than the maximum rated voltages to this circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range:

$$V_{SS} < (V_{in} \text{ or } V_{out}) < V_{DD}$$

Unused inputs must always be tied to an appropriate logic voltage level (either  $V_{SS}$  or  $V_{DD}$ ).

#### **DC Parameters**

 $V_{DD}$  =  $V_{DDC}$  = 3.3 V ± 10% or 2.5 V ± 5%, over the specified temperature range.

| Parameter        | Description                         | Conditions                                                            | Min                   | Тур | Max                   | Unit |
|------------------|-------------------------------------|-----------------------------------------------------------------------|-----------------------|-----|-----------------------|------|
| V <sub>IL</sub>  | Input Low Voltage                   | V <sub>DD</sub> = 3.3 V, PECL_CLK single ended                        | 1.49                  | -   | 1.825                 | V    |
|                  |                                     | V <sub>DD</sub> = 2.5 V, PECL_CLK single ended                        | 1.10                  | -   | 1.45                  |      |
|                  |                                     | All other inputs                                                      | V <sub>SS</sub>       | -   | 0.8                   |      |
| V <sub>IH</sub>  | Input High Voltage                  | V <sub>DD</sub> = 3.3 V, PECL_CLK single ended                        | 2.135                 | _   | 2.42                  | V    |
|                  |                                     | V <sub>DD</sub> = 2.5 V, PECL_CLK single ended                        | 1.75                  | _   | 2.0                   |      |
|                  |                                     | All other inputs                                                      | 2.0                   | _   | $V_{DD}$              |      |
| I <sub>IL</sub>  | Input Low Current [3]               |                                                                       | _                     | _   | -100                  | μΑ   |
| I <sub>IH</sub>  | Input High Current [3]              |                                                                       | _                     | _   | 100                   |      |
| V <sub>PP</sub>  | Peak-to-Peak Input Voltage PECL_CLK |                                                                       | 300                   | -   | 1000                  | mV   |
| V <sub>CMR</sub> | Common Mode Range [4]               | V <sub>DD</sub> = 3.3 V                                               | V <sub>DD</sub> – 2.0 | _   | V <sub>DD</sub> – 0.6 | V    |
|                  | PECL_CLK                            | V <sub>DD</sub> = 2.5 V                                               | V <sub>DD</sub> – 1.2 | _   | V <sub>DD</sub> – 0.6 |      |
| V <sub>OL</sub>  | Output Low Voltage [5]              | I <sub>OL</sub> = 20 mA                                               | _                     | _   | 0.4                   | V    |
| V <sub>OH</sub>  | Output High Voltage [5]             | I <sub>OH</sub> = -20 mA, V <sub>DD</sub> = 3.3 V                     | 2.5                   | _   | _                     | V    |
|                  |                                     | $I_{OH} = -20 \text{ mA}, V_{DD} = 2.5 \text{ V}$                     | 1.8                   | -   | _                     |      |
| I <sub>DDQ</sub> | Quiescent Supply Current            |                                                                       | _                     | 5   | 7                     | mA   |
| I <sub>DD</sub>  | Dynamic Supply Current              | V <sub>DD</sub> = 3.3 V, Outputs @ 100 MHz,<br>C <sub>L</sub> = 30 pF | _                     | 180 | _                     | mA   |
|                  |                                     | V <sub>DD</sub> = 3.3 V, Outputs @ 160 MHz,<br>C <sub>L</sub> = 30 pF | _                     | 270 | _                     |      |
|                  |                                     | $V_{DD}$ = 2.5 V, Outputs @ 100 MHz,<br>$C_L$ = 30 pF                 | _                     | 125 | _                     |      |
|                  |                                     | V <sub>DD</sub> = 2.5 V, Outputs @ 160 MHz,<br>C <sub>L</sub> = 30 pF | _                     | 190 | _                     |      |
| Z <sub>out</sub> | Output Impedance                    | V <sub>DD</sub> = 3.3 V                                               | 12                    | 15  | 18                    | Ω    |
|                  |                                     | V <sub>DD</sub> = 2.5 V                                               | 14                    | 18  | 22                    |      |
| C <sub>in</sub>  | Input Capacitance                   |                                                                       | _                     | 4   | _                     | pF   |

#### Notes

- 2. Multiple Supplies: The voltage on any input or I/O pin cannot exceed the power pin during power-up. Power supply sequencing is not required.
- 3. Inputs have pull-up/pull-down resistors that effect input current.
- 4. The V<sub>CMR</sub> is the difference from the most positive side of the differential input signal. Normal operation is obtained when the "High" input is within the V<sub>CMR</sub> range and the input lies within the V<sub>PP</sub> specification.
- 5. Driving series or parallel terminated 50  $\Omega$  (or 50  $\Omega$  to  $V_{DD}/2)$  transmission lines.



#### **AC Parameters**

 $V_{DD}$  =  $V_{DDC}$  = 3.3 V  $\pm$  10% or 2.5 V  $\pm$  5%, over the specified operating range.

| Parameter [6]                       | Description                       | Conditions                              | Min  | Тур | Max  | Unit |
|-------------------------------------|-----------------------------------|-----------------------------------------|------|-----|------|------|
| F <sub>max</sub>                    | Input Frequency [7]               | V <sub>DD</sub> = 3.3 V                 | _    | -   | 200  | MHz  |
|                                     |                                   | V <sub>DD</sub> = 2.5 V                 | _    | _   | 170  |      |
| T <sub>pd</sub>                     | PECL_CLK to Q Delay [7]           | V <sub>DD</sub> = 3.3 V                 | 4.0  | -   | 8.0  | ns   |
|                                     | TCLK to Q Delay [7]               |                                         | 4.4  | -   | 8.9  |      |
|                                     | PECL_CLK to Q Delay [7]           | V <sub>DD</sub> = 2.5 V                 | 6.0  | -   | 10.0 |      |
|                                     | TCLK to Q Delay [7]               |                                         | 6.4  | _   | 10.9 |      |
| F <sub>outDC</sub>                  | Output Duty Cycle [7, 8, 9]       | Measured at V <sub>DD</sub> /2          | 45   | _   | 55   | %    |
| t <sub>pZL</sub> , t <sub>pZH</sub> | Output Enable Time (all outputs)  |                                         | 2    | _   | 10   | ns   |
| t <sub>pLZ</sub> , t <sub>pHZ</sub> | Output Disable Time (all outputs) |                                         | 2    | -   | 10   | ns   |
| T <sub>skew</sub>                   | Output-to-Output Skew [7, 9]      |                                         | _    | 150 | 250  | ps   |
| T <sub>skew(pp)</sub>               | Part-to-Part Skew [10]            | PECL_CLK to Q                           | _    | -   | 1.5  | ns   |
|                                     |                                   | TCLK to Q                               | _    | -   | 2.0  |      |
| T <sub>s</sub>                      | Set-up Time [7, 11]               | SYNC_OE to PECL_CLK                     | 1.0  | _   | _    | ns   |
|                                     |                                   | SYNC_OE to TCLK                         | 0.0  | _   | _    |      |
| T <sub>h</sub>                      | Hold Time [7, 11]                 | PECL_CLK to SYNC_OE                     | 0.0  | _   | _    | ns   |
|                                     |                                   | TCLK to SYNC_OE                         | 1.0  | _   | _    |      |
| T <sub>r</sub> /T <sub>f</sub>      | Output Clocks Rise/Fall Time [9]  | 0.8 V to 2.0 V, V <sub>DD</sub> = 3.3 V | 0.20 | _   | 1.0  | ns   |
|                                     |                                   | 0.6 V to 1.8 V, V <sub>DD</sub> = 2.5 V | 0.20 | _   | 1.3  |      |

Parameters are guaranteed by design and characterization. Not 100% tested in production. All parameters specified with loaded outputs.
 Outputs driving 50Ω transmission lines.
 50% input duty cycle.
 See Figure 3 and Figure 4 on page 7.
 Part-to-Part skew at a given temperature and voltage.
 Setup and hold times are relative to the falling edge of the input clock.



Figure 3. LVCMOS\_CLK CY29948 Test Reference for  $V_{CC}$  = 3.3 V and  $V_{CC}$  = 2.5 V



Figure 4. PECL\_CLK CY29948 Test Reference for  $V_{CC}$  = 3.3 V and  $V_{CC}$  = 2.5 V



Figure 5. Propagation Delay (t<sub>PD</sub>) Test Reference



Figure 6. LVCMOS Propagation Delay (tpD) Test Reference





Figure 7. Output Duty Cycle ( $F_{outDC}$ )



Figure 8. Output-to-Output Skew tsk(0)





# **Ordering Information**

| Part Number | Package Type                | Production Flow              |
|-------------|-----------------------------|------------------------------|
| Pb-free     |                             |                              |
| CY29948AXC  | 32-pin TQFP                 | Commercial, 0 °C to +70 °C   |
| CY29948AXCT | 32-pin TQFP – Tape and Reel | Commercial, 0 °C to +70 °C   |
| CY29948AXI  | 32-pin TQFP                 | Industrial, –40 °C to +85 °C |
| CY29948AXIT | 32-pin TQFP – Tape and Reel | Industrial, –40 °C to +85 °C |

#### **Ordering Code Definitions**





# **Package Drawing and Dimensions**

Figure 9. 32-pin TQFP (7 × 7 × 1.0 mm) Package Outline, 51-85063



51-85063 \*D



# Acronyms

| Acronym | Description                                         |  |  |  |
|---------|-----------------------------------------------------|--|--|--|
| CMOS    | Complementary Metal Oxide Semiconductor             |  |  |  |
| ESD     | lectrostatic Discharge                              |  |  |  |
| I/O     | Input/Output                                        |  |  |  |
| LVCMOS  | Low Voltage Complementary Metal Oxide Semiconductor |  |  |  |
| LVPECL  | Low Voltage Positive Emitter Coupled Logic          |  |  |  |
| LVTTL   | Low Voltage Transistor-Transistor Logic             |  |  |  |
| PLL     | Phase Locked Loop                                   |  |  |  |
| TQFP    | Thin Quad Flat Pack                                 |  |  |  |

## **Document Conventions**

#### **Units of Measure**

| Symbol | Unit of Measure |
|--------|-----------------|
| °C     | degree Celsius  |
| kV     | kilovolt        |
| MHz    | megahertz       |
| μA     | microampere     |
| mA     | milliampere     |
| mm     | millimeter      |
| mV     | millivolt       |
| ns     | nanosecond      |
| Ω      | ohm             |
| %      | percent         |
| pF     | picofarad       |
| ps     | picosecond      |
| V      | volt            |



# **Document Revision History**

| Rev. | ECN No. | Submission<br>Date | Orig. of<br>Change | Description of Change                                                                                                                         |
|------|---------|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| **   | 111099  | 02/13/02           | BRK                | New data sheet.                                                                                                                               |
| *A   | 116782  | 08/14/02           | HWT                | Added Commercial Temperature Range                                                                                                            |
| *B   | 122880  | 12/22/02           | RBI                | Added power up requirements to Maximum Ratings                                                                                                |
| *C   | 428221  | See ECN            | RGL                | Added Lead-free devices                                                                                                                       |
| *D   | 2904731 | 04/05/10           | CXQ                | Removed inactive part numbers - CY29948AI and CY29948AIT. Updated package diagram.                                                            |
| *E   | 3246222 | 05/02/2011         | CXQ                | Added Ordering Code Definitions. Added Acronyms and Units of Measure. Updated in new template.                                                |
| *F   | 3859773 | 01/07/2013         | AJU                | Updated Ordering Information (Updated part numbers).  Updated Package Drawing and Dimensions: spec 51-85063 – Changed revision from *C to *D. |
| *G   | 4345036 | 04/14/2014         | XHT                | Updated in new template.                                                                                                                      |
|      |         |                    |                    | Completing Sunset Review.                                                                                                                     |



#### Sales, Solutions, and Legal Information

#### **Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### **Products**

Automotive Clocks & Buffers Interface

**Lighting & Power Control** 

Memory PSoC Touch Sensing USB Controllers Wireless/RF cypress.com/go/automotive cypress.com/go/clocks cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/plc cypress.com/go/memory cypress.com/go/psoc cypress.com/go/touch cypress.com/go/USB cypress.com/go/wireless

#### PSoC® Solutions

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP

#### **Cypress Developer Community**

Community | Forums | Blogs | Video | Training

#### **Technical Support**

cypress.com/go/support

© Cypress Semiconductor Corporation, 2002-2014. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.